### Address Decoding

#### ADDRESS DECODING

- In order to attach a memory device to the microprocessor, it is necessary to decode the address sent from the microprocessor.
- Decoding makes the memory function at a unique section or partition of the memory map.
- Without an address decoder, only one memory device can be connected to a microprocessor, which would make it virtually useless.

#### Why Decode Memory

- ► The 8085 has 16 address connections and the 2716 EPROM has 11 connections.
- ► The 8085 sends out a 16-bit memory address whenever it reads or writes data.
  - because the 2716 has only 11 address pins, there is a mismatch that must be corrected
- ► The decoder corrects the mismatch by decoding address pins that do not connect to the memory component.



### Interfacing the 2732 EPROM (4096x8)



## Interfacing the 2732 EPROM (4096x8)



# A simple NAND gate decoder that selects a 2716 EPROM for memory location F800H–FFFFH

- If the 16-bit binary address, decoded by the NAND gate, is written so that the leftmost nine bits are 1s and the rightmost 11 bits are don't cares (X), the actual address range of the EPROM can be determined.
  - a don't care is a logic 1 or a logic 0, whichever is appropriate
- Because of the excessive cost of the NAND gate decoder and inverters often required, this option requires an alternate be found.

#### Simple NAND Gate Decoder

- When the 2K x 8 EPROM is used, address connections A10–A0 of 8085 are connected to address inputs A10–A0 of the EPROM.
  - the remaining nine address pins (A19–A11) are connected to a NAND gate decoder
- ► The **decoder** selects the EPROM from one of the 2K-byte sections of the 1M-byte memory system in the 8085 microprocessor.
- In this circuit a NAND gate decodes the memory address, as seen in Figure.

### A simple NAND gate decoder that selects a 2716 EPROM for memory location F800H–FFFFH



### Example 5-2 (Brey-Chapter 5)



### 2000H to 27FFH address decoder truth table.

 $A15 + A14 + \overline{A13} + A12 + A11 = 2000H$  to 27FFH

| A15 | A14          | A13 | A12 | A11 | Out |
|-----|--------------|-----|-----|-----|-----|
| 0   | 0            | 0   | 0   | 0   | 1   |
| 0   | 0            | 0   | 0   | 1   | 1   |
| 0   | 0            | 0   | 1   | 0   | 1   |
| 0   | 0            | 0   | 1   | 1   | 1   |
| 0   | 0            | 1   | 0   | 0   | 0   |
| 0   | 0            | 1   | 0   | 1   | 1   |
| 0   | 0            | 1   | 1   | 0   | 1   |
| 0   | 0            | 1   | 1   | 1   | 1   |
| 0   | 1            | 0   | 0   | 0   | 1   |
| 0   | -1           | 0   | 0   | 1   | 1   |
| 0   | 1            | 0   | 1.  | 0   | 1.1 |
| 0   | 1            | 0   | 1   | 1   | 1   |
| 0   | 1            | 1   | 0   | 0   | 1   |
| 0   | 1            | 1   | 0   | 1   | 1 . |
| 0   | 1            | 1   | 1   | 0   | 1   |
| 0   | 1            | 1   | 1   | 1   | 1   |
| 1   | 0            | 0   | 0   | 0   | 1   |
| 1   | 0            | 0   | 0   | 1   | 1   |
| 1   | <b>`</b> □00 | 0   | 1   | 0   | 1   |
| 1   | 0            | 0   | 1   | 1   | 1   |
| 1   | 0            | 1   | 0   | 0   | 1   |
| 1   | 0            | 1   | 0   | 1   | 1   |
| 1   | 0            | 1   | 1   | 0   | 1   |
| 1   | 0            | 1   | 1   | 1   | 1   |
| 1   | 1            | 0   | 0   | 0   | 1   |
| 1   | 1            | 0   | 0   | 1   | 1   |
| 1   | 1            | 0   | 1   | 0   | 1   |
| 1   | 1            | 0   | 1   | 1   | 1   |
| 1   | 1            | 1   | 0   | 0   | 1   |
| 1   | 1            | 1   | 0   | 1   | 1   |
| 1   | 1            | 1   | 1   | 0   | 1   |
| 1   | 1            | 1   | 1   | 1   | 1   |

### 2000H to 27FFH address decoder truth table.

$$A15 + A14 + \overline{A13} + A12 + A11 = 2000H$$
 to 27FFH

DeMorgan's theorem is used on the left-hand side

$$\overline{A15} \cdot \overline{A14} \cdot A13 \cdot \overline{A12} \cdot \overline{A11} = \overline{2000H}$$
 to 27FFH

| A15 | A14          | A13 | A12 | A11 | Out |
|-----|--------------|-----|-----|-----|-----|
| 0   | 0            | 0   | 0   | 0   | 1   |
| 0   | 0            | 0   | 0   | 1   | 1   |
| 0   | 0            | 0   | 1   | 0   | 1   |
| 0   | 0            | 0   | 1   | 1   | 1   |
| 0   | 0            | 1   | 0   | 0   | 0   |
| 0   | 0            | 1   | 0   | 1   | 1   |
| 0   | 0            | 1   | 1   | 0   | 1   |
| 0   | 0            | 1   | 1   | 1   | 1   |
| 0   | 1            | 0   | 0   | 0   | 1   |
| 0   | -1           | 0   | 0   | 1   | 1   |
| 0   | 1            | 0   | 1.  | 0   | 1.1 |
| 0   | 1            | 0   | 1   | 1   | 1   |
| 0   | 1            | 1   | 0   | 0   | 1   |
| 0   | 1            | 1   | 0   | 1   | 1 . |
| 0   | 1            | 1   | 1   | 0   | 1   |
| 0   | 1            | 1   | 1   | 1   | 1   |
| 1   | 0            | 0   | 0   | 0   | 1   |
| 1   | 0            | 0   | 0   | 1   | 1   |
| 1   | <b>7</b> 0   | 0   | 1   | 0   | 1   |
| 1   | <b>`</b> □00 | 0   | 1   | 1   | 1   |
| 1   | 0            | 1   | 0   | 0   | 1   |
| 1   | 0            | 1   | 0   | 1   | 1   |
| 1   | 0            | 1   | 1   | 0   | 1   |
| 1   | 0            | 1   | 1   | 1   | 1   |
| 1   | 1            | 0   | 0   | 0   | 1   |
| 1   | 1            | 0   | 0   | 1   | 1   |
| 1   | 1            | 0   | 1   | 0   | 1   |
| 1   | 1            | 0   | 1   | 1   | 1   |
| 1   | 1            | 1   | 0   | 0   | 1   |
| 1   | 1            | 1   | 0   | 1   | 1   |
| 1   | 1            | 1   | 1   | 0   | 1   |
| 1   | 1            | 1   | 1   | 1   | 1   |

### 2000H to 27FFH address decoder truth table.

#### $\overline{A15} \cdot \overline{A14} \cdot A13 \cdot \overline{A12} \cdot \overline{A11} = \overline{2000H}$ to 27FFH



implemented with an eight-input NAND gate (the 74LS30 eight-input NAND) and inverters (the 74LS04 hex inverter).

|   | A15 | A14          | A13 | A12 | A11 | Out |
|---|-----|--------------|-----|-----|-----|-----|
|   | 0   | 0            | 0   | 0   | 0   | 1   |
|   | 0   | 0            | 0   | 0   | 1   | 1   |
|   | 0   | 0            | 0   | 1   | 0   | 1   |
|   | 0   | 0            | 0   | 1   | 1   | 1   |
|   | 0   | 0            | 1   | 0   | 0   | 0   |
|   | 0   | 0            | 1   | 0   | 1   | 1   |
| 1 | 0   | 0            | 1   | 1   | 0   | 1   |
|   | 0   | 0            | 1   | 1   | 1   | 1   |
|   | 0   | 1            | 0   | 0   | 0   | 1   |
|   | 0   | -1           | 0   | 0   | 1   | 1   |
| - | 0   | 1            | 0   | 1.  | 0   | 1.  |
|   | 0   | 1            | 0   | 1   | 1   | 1   |
|   | 0   | 1            | 1   | 0   | 0   | 1   |
|   | 0   | 1            | 1   | 0   | 1   | 1 . |
|   | 0   | 1            | 1   | 1   | 0   | 1   |
|   | 0   | 1            | 1   | 1   | 1   | 1   |
|   | 1   | 0            | 0   | 0   | 0   | 1   |
|   | 1   | 0            | 0   | 0   | 1   | 1   |
|   | 1   | 0            | 0   | 1   | 0   | 1   |
|   | 1   | <b>`</b> □00 | 0   | 1   | 1   | 1   |
|   | 1   | 0            | 1   | 0   | 0   | 1   |
|   | 1   | 0            | 1   | 0   | 1   | 1   |
|   | 1   | 0            | 1   | 1   | 0   | 1   |
|   | 1   | 0            | 1   | 1   | 1   | 1   |
|   | 1   | 1            | 0   | 0   | 0   | 1   |
|   | 1   | 1            | 0   | 0   | 1   | 1   |
|   | 1   | 1            | 0   | 1   | 0   | 1   |
|   | 1   | 1            | 0   | 1   | 1   | 1   |
|   | 1   | 1            | 1   | 0   | 0   | 1   |
|   | 1   | 1            | 1   | 0   | 1   | 1   |
| 1 | 1   | 1            | 1   | 1   | 0   | 1   |
|   | 1   | 1            | 1   | 1   | 1   | 1   |

### The 3-to-8 Line Decoder (74LS138)

| 3 to 8 Line Decoder |    |                         |   |   |      |        |        |      |  |  |  |  |  |
|---------------------|----|-------------------------|---|---|------|--------|--------|------|--|--|--|--|--|
| Inputs Outputs      |    |                         |   |   |      |        |        |      |  |  |  |  |  |
| x y z               | D0 | D0 D1 D2 D3 D4 D5 D6 D7 |   |   |      |        |        |      |  |  |  |  |  |
| 0 0 0               | 1  | 0                       | 0 | 0 | 0    | 0      | 0      | 0    |  |  |  |  |  |
| 0 0 1               | 0  |                         |   |   |      |        |        |      |  |  |  |  |  |
| 0 1 0               | 0  | 0                       | 1 | 0 | 0    | 0      | 0      | 0    |  |  |  |  |  |
| 0 1 1               | 0  | 0                       | 0 | 1 | 0    | 0      | 0      | 0    |  |  |  |  |  |
| 1 0 0               | 0  | 0                       | 0 | 0 | 1    | 0      | 0      | 0    |  |  |  |  |  |
| 1 0 1               | 0  | 0                       | 0 | 0 | 0    | 1      | 0      | 0    |  |  |  |  |  |
| 1 1 0               | 0  | 0                       | 0 | 0 | 0    | 0      | 1      | 0    |  |  |  |  |  |
| 1 1 1               | 0  | 0                       | 0 | 0 | 0    | 0      | 0      | 1    |  |  |  |  |  |
|                     |    |                         |   |   | elec | tronic | clinic | .com |  |  |  |  |  |



### The 3-to-8 Line Decoder (74LS138)

 a common integrated circuit decoder found in many systems is the 74LS138 3-to-8 line decoder.



|     |     | Inp | outs | 5    |    | Outputs        |   |   |   |   |   |   |   |  |  |  |
|-----|-----|-----|------|------|----|----------------|---|---|---|---|---|---|---|--|--|--|
| E   | nab | le  | S    | elec | et |                |   |   |   |   |   |   |   |  |  |  |
| G2A | G2B | GI  | С    | В    | Α  | $\overline{0}$ | ī | 2 | 3 | 4 | 5 | 6 | 7 |  |  |  |
| 1   | X   | X   | X    | X    | X  | 1              | 1 | 1 | 1 | 1 | i | 1 | 1 |  |  |  |
| X   | 1   | Х   | X    | X    | X  | 1              | 1 | 1 | 1 | 1 | 1 | 1 | 1 |  |  |  |
| X   | X   | 0   | X    | X    | X  | 1              | 1 | 1 | t | 1 | 1 | 1 | 1 |  |  |  |
| 0   | 0   | 1   | 0    | 0    | 0  | 0              | 1 | 1 | 1 | 1 | 1 | 1 | 1 |  |  |  |
| 0   | 0   | 1   | 0    | 0    | 1  | 1              | 0 | 1 | 1 | 1 | 1 | 1 | 1 |  |  |  |
| ()  | 0   | 1   | ()   | 1    | 0  | 1              | 1 | 0 | 1 | 1 | 1 | 1 | 1 |  |  |  |
| 0   | 0   | 1   | ()   | 1    | 1  | 1              | 1 | 1 | 0 | 1 | 1 | 1 | 1 |  |  |  |
| 0   | 0   | 1   | 1    | 0    | 0  | 1              | 1 | 1 | 1 | 0 | 1 | 1 | 1 |  |  |  |
| ()  | 0   | 1   | 1    | 0    | 1  | 1              | ì | 1 | 1 | 1 | 0 | 1 | 1 |  |  |  |
| 0   | 0   | 1   | 1    | 1    | 0  | 1              | 1 | 1 | 1 | 1 | 1 | 0 | 1 |  |  |  |
| 0   | 0   | 1   | 1    | 1    | 1  | 1              | 1 | 1 | 1 | 1 | 1 | 1 | 0 |  |  |  |

Suppose that a given system requires eight EPROMs of the 2716-type to function at memory addresses 0000H through 3FFFH.

| A1: | 5 A14 | A13 | A12 | A11 | A10 | A9 | Α8 |    | <b>A</b> 7 | A6 | A5 | A4 | A3 | A2 | ΑI | A0 |          |
|-----|-------|-----|-----|-----|-----|----|----|----|------------|----|----|----|----|----|----|----|----------|
| 0   | 0     | 0   | 0   | 0   | X   | X  | X  |    | X          | X  | X  | X  | X  | X  | X  | X  | or 0000H |
|     |       |     |     |     |     |    |    | to |            |    |    |    |    |    |    |    |          |
| 0   | 0     | 1   | 1   | 1   | X   | X  | X  |    | X          | X  | X  | X  | X  | Х  | X  | X  | or 3FFFH |





FIGURE 5-15 A circuit that will select one of the eight EPROMs if the correct address appears on the inputs of the 74LS138 3-to-8 line decoder.

### Static Memory System

- Static memory systems are found in applications requiring only a small amount of RAM for implementation.
- Because ROM is always static, the principles in this section apply to the ROM section in any system.
- ▶ The first step in developing any system memory is the **memory map**.
- A memory map illustrates which segments are to be used for RAM, and, in some cases, where the I/O resides.

#### Memory Map

- System requires 12K bytes of memory for program storage in ROM and 4K bytes of memory for data storage in RAM.
- The segments for both types of memory were arbitrarily chosen for this example problem.



|     | A <sub>15</sub> | A14 | A13 | A12 | $A_1$ | , A, | o A | , A | ĸ  | A | , A, | , A | 6 A4 | $A_3$ | A <sub>2</sub> | A, | A <sub>0</sub> |
|-----|-----------------|-----|-----|-----|-------|------|-----|-----|----|---|------|-----|------|-------|----------------|----|----------------|
| ROM | 0               | 0   | 0   | 0   | x     | x    | х   | x   |    | x | х    | х   | х    | х     | х              | x  | x              |
|     |                 |     |     |     |       |      |     |     | to |   |      |     |      |       |                |    |                |
| ROM | 0               | 0   | I   | 0   | Х     | х    | х   | x   |    | x | x    | x   | х    | x     | x              | x  | x              |
|     |                 |     |     |     |       |      |     |     |    |   |      |     |      |       |                |    |                |
|     | _               |     |     |     |       |      |     |     |    |   |      |     |      |       |                |    |                |
| RAM | 0               | !   | I   | 0   | Х     | Х    | Х   | Х   |    | Х | х    | Х   | Х    | х     | Х              | х  | Х              |
|     |                 |     |     |     |       |      |     |     | to |   |      |     |      |       |                |    |                |
| RAM | 0               | 1   | 1   | 0   | X     | Х    | Х   | х   |    | Х | Х    | Х   | х    | Х     | X              | Х  | Х              |

#### Memory Map

- Once the memory has been mapped, the ROM and RAM boundary addresses are written in binary, so that a decoder can be selected for the system.
- In both cases, the address bits that are internally decoded by the memory devices are drawn as don't cares. The remaining address bit positions must be decoded by an external memory address decoder to select or enable the memory devices at the appropriate time.
- Since these ROM and RAM sections have different numbers of address bits to be externally decoded, two decoders are required for this application.



|   |     | A <sub>15</sub> | A14 | A13 | A12 | A11 A10 A9 A8 |   |   |   |    |   | Α, | , A; | 4 A4 | A <sub>1</sub> A <sub>2</sub> A <sub>1</sub> A <sub>0</sub> |   |   |
|---|-----|-----------------|-----|-----|-----|---------------|---|---|---|----|---|----|------|------|-------------------------------------------------------------|---|---|
| R | ROM | 0               | 0   | 0   | 0   | x             | x | x | х |    | x | x  | х    | х    | хх                                                          | x | x |
|   |     |                 |     |     |     |               |   |   |   | to |   |    |      |      |                                                             |   |   |
| R | MOS | 0               | 0   | I   | 0   | Х             | х | x | x |    | x | х  | X    | x    | хх                                                          | X | x |
|   |     |                 |     |     |     |               |   |   |   |    |   |    |      |      |                                                             |   |   |
| F | AM. | 0               | 1   | ı   | 0   | х             | х | х | x |    | х | х  | х    | х    | хх                                                          | × | x |
|   |     |                 |     |     |     |               |   |   |   | to |   |    |      |      |                                                             |   |   |
| R | AM  | 0               | 1   | 1   | 0 . | x             | х | х | x |    | x | х  | х    | х    | x x                                                         | х | x |

### Incompletely Specified Memory System





### Absolute Decoding

The decoding in which all available address line (16 lines in memory mapped and 8 lines in peripheral mapping) are used for decoding to generate a unique address is called absolute

### Partial Decoding

The decoding in which all available address line (16 lines in memory mapping and 8 lines in peripheral mapping) are not used for decoding resulting in multiple address for same port is called partial decoding.